# ECCS-1721 Digital Logic (Spring 2024) Exam3

This exam is *open-notebook* (meaning all of your course materials may be consulted), and the Internet <u>may be used</u> to consult information on any of the topics; however, you may not use the Internet or any other means of communication to discuss details of the exam with anyone else <u>except the instructor</u>. Al tools are not allowed. I repeat, <u>NO form of communication is allowed between students concerning any aspect of the exam</u>. <u>Violating these directions is considered as giving or receiving aid on the exam</u>. <u>Please, ask the instructor for clarifications as needed</u>.

## **Honor Pledge**

(Please copy down the *italicized statement* below on the first sheet you use in writing out your exam and sign <u>before you begin the exam</u>): [10 pt penalty if omitted!!!]

I hereby pledge my honor that no aid shall be given nor received during this exam. If I observe any forms of academic misconduct or questionable behavior, I hereby pledge to report it to my instructor.

| Student Signature: |  |
|--------------------|--|
|                    |  |

You need to use separate sheets of paper. Indicate the beginning of each Question of the exam (e.g., Question 1) and be sure to number the answers appropriately. Use the same numbering as this exam.

| Question | Score | Out of |
|----------|-------|--------|
| 1        |       | 30     |
| 2        |       | 20     |
| 3        |       | 25     |
| 4        |       | 25     |
| Total    |       | 100    |

#### Question 1 (30 points)

For this question your task is to design and implement a 3-bit synchronous counter that goes through the following sequence: 1, 6, 2, 5, 3, 4 and back to 1.

- 1. **(4 points)** Draw the state diagram of this counter.
- 2. **(4 points)** Draw the timing diagram of this counter showing at least 6 clocks. You can assume any initial value and the transition should happen on a positive clock edge.
- 3. **(8 points)** Find the transition table using JK Flip flops.
- 4. **(8 points)** Simplify the input equations for all the different JK Flip flops inputs (J2, K2, J1, K1, and J0, K0) in terms of Q2, Q1, and Q0.
- 5. (4 points) Draw the hardware as neatly as possible.
- 6. (2 points) Can you guess what this counter is trying to emulate?

## Question 2 (20 points)

Your task in this question is to design a Finite State Machine (FSM) that can detect a sequence of two or more consecutive zeros. An example input/output is shown below:

- 1. Design a Moore FSM to achieve this task
  - a. (4 points) Draw the state diagram
  - b. (4 points) Write the state table showing the next states and output for every state
  - c. (2 points) How many Flip-Flops do you need to implement this FSM?
- 2. Design a Mealy FSM to achieve this task
  - a. (4 points) Draw the state diagram
  - b. (4 points) Draw the state table showing the next states and output for every state
  - c. (2 points) How many Flip-Flops do you need to implement this FSM?

#### Question 3 (25 points)

1. **(5 points)** Minimize the following Mealy FSM, using the standard staircase method. **Hint:** For a Mealy state machine two states are equivalent if their next states and outputs are the same for X=0 and X=1.

| Present | Next state |     | Out | put (Z) |
|---------|------------|-----|-----|---------|
| state   | X=0        | X=1 | X=0 | X=1     |
| A       | В          | G   | 0   | 1       |
| В       | Α          | D   | 1   | 1       |
| С       | F          | G   | 0   | 1       |
| D       | Н          | A   | 0   | 0       |
| Е       | G          | С   | 0   | 0       |
| F       | С          | D   | 1   | 1       |
| G       | G          | Е   | 0   | 0       |
| Н       | G          | D   | 0   | 0       |

2. **(2 points)** The following state table represents the FSM after minimization. Draw the state diagram of this FSM.

| Present | Next | state | Output (Z) |     |  |
|---------|------|-------|------------|-----|--|
| state   | X=0  | X=1   | X=0        | X=1 |  |
| A       | В    | G     | 0          | 1   |  |
| В       | A    | D     | 1          | 1   |  |
| D       | G    | A     | 0          | 0   |  |
| G       | G    | D     | 0          | 0   |  |

- 3. **(7 points)** Assigning A to 00, B to 01, D to 10, and G to 11, and using Toggle Flip-Flops write the transition table of this FSM.
- 4. (8 points) Using three-input k-maps find the Boolean expressions of  $T_1$ ,  $T_0$  and Z in terms of  $Q_1$ ,  $Q_0$  and X.
- 5. (**3 points**) Draw the hardware diagram of this FSM assuming negative edge triggered Flip-Flops with asynchronous active-low reset.

## Question 4 (25 points)

1. **(3 points)** The following is the state table of a BCD to Excess 6 FSM. Draw the state diagram of this FSM. Try to Keep the No Carry states (odd states) to the left and the Carry states (even states) to the right.

|            | ,          |            |     | <u> </u> |
|------------|------------|------------|-----|----------|
| Present    | Next       | state      | Out | put (Z)  |
| state      | X=0        | X=1        | X=0 | X=1      |
| S0         | <b>S</b> 1 | <b>S</b> 1 | 0   | 1        |
| <b>S</b> 1 | S3         | S2         | 1   | 0        |
| S2         | S4         | S4         | 0   | 1        |
| <b>S</b> 3 | S5         | S4         | 1   | 0        |
| S4         | S0         | -          | 1   | -        |
| S5         | S0         | S0         | 0   | 1        |

2. **(5 points)** Continue the following testing table to verify that the FSM is working correctly

| Input se |    | quei | nce | Next state |    | Ou         | tput       | sequ | ence |    |    |
|----------|----|------|-----|------------|----|------------|------------|------|------|----|----|
| t3       | t2 | t1   | t0  | t3         | t2 | t1         | t0         | t3   | t2   | t1 | t0 |
| 0        | 0  | 0    | 0   | <b>S</b> 0 | S5 | <b>S</b> 3 | <b>S</b> 1 | 0    | 1    | 1  | 0  |
| 0        | 0  | 0    | 1   | <b>S</b> 0 |    |            | <b>S</b> 1 |      |      |    |    |
| 0        | 0  | 1    | 0   | <b>S</b> 0 |    |            | <b>S</b> 1 |      |      |    |    |
| 0        | 0  | 1    | 1   | <b>S</b> 0 |    |            | <b>S</b> 1 |      |      |    |    |
| 0        | 1  | 0    | 0   | <b>S</b> 0 |    |            | <b>S</b> 1 |      |      |    |    |
| 0        | 1  | 0    | 1   | <b>S</b> 0 |    |            | <b>S</b> 1 |      |      |    |    |
| 0        | 1  | 1    | 0   | <b>S</b> 0 |    |            | <b>S</b> 1 |      |      |    |    |
| 0        | 1  | 1    | 1   | <b>S</b> 0 |    |            | <b>S</b> 1 |      |      |    |    |
| 1        | 0  | 0    | 0   | <b>S</b> 0 |    |            | <b>S</b> 1 |      |      |    |    |
| 1        | 0  | 0    | 1   | <b>S</b> 0 |    |            | <b>S</b> 1 |      |      |    |    |

3. **(4 points)** Using Heuristic rules, continue the following state assignment table for the FSM. **Hint:** I partially filled the table to keep your answers as consistent as possible, you should be able to satisfy all the groups in the three rules.

|      | Q0         |            |  |
|------|------------|------------|--|
| Q2Q1 | 0          | 1          |  |
| 00   | <b>S</b> 0 | <b>S</b> 1 |  |
| 01   |            | <b>S</b> 3 |  |
| 11   | X          | X          |  |
| 10   |            |            |  |

- 4. (**5points**) Using D Flip-Flops write the transition table of this FSM.
- 5. **(5 points)** Using four-input K-maps find the Boolean expressions of D2, D1, D0, and Z in terms of Q2, Q1, Q0, and X.
- 6. **(3 points)** Draw the hardware diagram of this FSM assuming positive edge triggered Flip-Flops with synchronous active-high reset.